Low Power Interconnect Design
This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the tot...
Опубликовано в: : | Springer eBooks |
---|---|
Главный автор: | |
Соавтор: | |
Формат: | Электронная книга |
Язык: | English |
Публикация: |
New York, NY :
Springer New York : Imprint: Springer,
2015.
|
Предметы: | |
Online-ссылка: | http://dx.doi.org/10.1007/978-1-4614-1323-3 Перейти в каталог НБ ТГУ |
LEADER | 03413nam a22004935i 4500 | ||
---|---|---|---|
001 | vtls000556495 | ||
003 | RU-ToGU | ||
005 | 20210922084922.0 | ||
007 | cr nn 008mamaa | ||
008 | 170212s2015 xxu| s |||| 0|eng d | ||
020 | |a 9781461413233 |9 978-1-4614-1323-3 | ||
024 | 7 | |a 10.1007/978-1-4614-1323-3 |2 doi | |
035 | |a to000556495 | ||
039 | 9 | |y 201702122102 |z Александр Эльверович Гилязов | |
040 | |a Springer |c Springer |d RU-ToGU | ||
050 | 4 | |a TK7888.4 | |
072 | 7 | |a TJFC |2 bicssc | |
072 | 7 | |a TEC008010 |2 bisacsh | |
082 | 0 | 4 | |a 621.3815 |2 23 |
100 | 1 | |a Saini, Sandeep. |e author. |9 460459 | |
245 | 1 | 0 | |a Low Power Interconnect Design |h electronic resource |c by Sandeep Saini. |
260 | |a New York, NY : |b Springer New York : |b Imprint: Springer, |c 2015. |9 724206 | ||
300 | |a XVII, 152 p. 111 illus., 12 illus. in color. |b online resource. | ||
336 | |a text |b txt |2 rdacontent | ||
337 | |a computer |b c |2 rdamedia | ||
338 | |a online resource |b cr |2 rdacarrier | ||
505 | 0 | |a Part I Basics of Interconnect Design -- Introduction to Interconnects -- CMOS Buffer -- Part II Buffer and Schmidt trigger Insertion Techniques for Low Power Interconnect Design -- Buffer Insertion as a Solution to Interconnect Issues -- Schmidt Trigger Approach -- Part III Bus Coding Techniques for Low Power Interconnect Design -- Bus Coding Techniques. | |
520 | |a This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses. · Provides practical solutions for delay and power reduction for on-chip interconnects and buses; · Focuses on Deep Sub micron technology devices and interconnects; · Offers in depth analysis of delay, including details regarding crosstalk and parasitics; · Describes use of the Schmitt Trigger as a versatile alternative approach to buffer insertion for delay and power reduction in VLSI interconnects; · Provides detailed simulation results to support the theoretical discussions. · Provides details of delay and power efficient bus coding techniques. | ||
650 | 0 | |a engineering. |9 224332 | |
650 | 0 | |a Microprocessors. |9 460327 | |
650 | 0 | |a electronics. |9 303071 | |
650 | 0 | |a Microelectronics. |9 460328 | |
650 | 0 | |a Electronic circuits. |9 460329 | |
650 | 1 | 4 | |a Engineering. |9 224332 |
650 | 2 | 4 | |a Circuits and Systems. |9 303075 |
650 | 2 | 4 | |a Electronics and Microelectronics, Instrumentation. |9 303076 |
650 | 2 | 4 | |a Processor Architectures. |9 303114 |
710 | 2 | |a SpringerLink (Online service) |9 143950 | |
773 | 0 | |t Springer eBooks | |
856 | 4 | 0 | |u http://dx.doi.org/10.1007/978-1-4614-1323-3 |
856 | |y Перейти в каталог НБ ТГУ |u https://koha.lib.tsu.ru/cgi-bin/koha/opac-detail.pl?biblionumber=410817 | ||
912 | |a ZDB-2-ENG | ||
950 | |a Engineering (Springer-11647) | ||
999 | |c 410817 |d 410817 |